May 1988 Revised September 2000 ## 74F374 # Octal D-Type Flip-Flop with 3-STATE Outputs #### **General Description** The 74F374 is a high-speed, low-power octal D-type flip-flop featuring separate D-type inputs for each flip-flop and 3-STATE outputs for bus-oriented applications. A buffered Clock (CP) and Output Enable $(\overline{\text{OE}})$ are common to all flip-flops. #### **Features** - Edge-triggered D-type inputs - Buffered positive edge-triggered clock - 3-STATE outputs for bus-oriented applications - Guaranteed 4000V minimum ESD protection ## **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|---------------------------------------------------------------------------| | 74F374SC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74F374SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74F374MSA | MSA20 | 20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide | | 74F374PC | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### **Logic Symbols** ## **Connection Diagram** ## **Unit Loading/Fan Out** | Pin Names | Description. | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | | |--------------------------------|------------------------------------------|---------------|-----------------------------------------|--|--| | | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | 1.0/1.0 | 20 μA/-0.6 mA | | | | СР | Clock Pulse Input (Active Rising Edge) | 1.0/1.0 | 20 μA/–0.6 mA | | | | ŌĒ | 3-STATE Output Enable Input (Active LOW) | 1.0/1.0 | 20 μA/–0.6 mA | | | | O <sub>0</sub> -O <sub>7</sub> | 3-STATE Outputs | 150/40 (33.3) | -3 mA/24 mA (20 mA) | | | ## **Functional Description** The 74F374 consists of eight edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold time requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable (OE) LOW, the contents of the eight flip-flops are available at the outputs. When the $\overline{\text{OE}}$ is HIGH, the outputs go to the high impedance state. Operation of the OE input does not affected the state of the flipflops. #### **Truth Table** | | Inputs | | Internal | Output | | | |----------------|--------|----|----------|----------------|--|--| | D <sub>n</sub> | СР | OE | Register | O <sub>n</sub> | | | | Н | ~ | L | Н | Н | | | | L | ~ | L | L | L | | | | X | X | Н | Χ | Z | | | - H = HIGH Voltage Level - L = LOW Voltage Level - X = Immaterial Z = High Impedance - ∠ = LOW-to-HIGH Clock Transition ## **Logic Diagram** ## **Absolute Maximum Ratings**(Note 1) -65°C to +150°C $-55^{\circ}C$ to $+150^{\circ}C$ Storage Temperature Ambient Temperature under Bias -55°C to +125°C V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0VInput Voltage (Note 2) -0.5V to +7.0V -30 mA to +5.0 mA Input Current (Note 2) Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) Junction Temperature under Bias Standard Output -0.5V to $V_{CC}$ 3-STATE Output -0.5V to +5.5V Current Applied to Output twice the rated $I_{OL}$ (mA) in LOW State (Max) 4000V ESD Last Passing Voltage (Min) ## **Recommended Operating Conditions** Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. ### **DC Electrical Characteristics** | Symbol | Parameter | | Min | Тур | Max | Units | V <sub>CC</sub> | Conditions | |------------------|------------------------------|---------------------|------|-----|------|-------|-----------------|-----------------------------| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | Recognized as a HIGH Signal | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | Recognized as a LOW Signal | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | V <sub>OH</sub> | Output HIGH | 10% V <sub>CC</sub> | 2.5 | | | | | I <sub>OH</sub> = -1 mA | | | Voltage | 10% V <sub>CC</sub> | 2.4 | | | ., | V Min | $I_{OH} = -3 \text{ mA}$ | | | | 5% V <sub>CC</sub> | 2.7 | | | V | | $I_{OH} = -1 \text{ mA}$ | | | | 5% V <sub>CC</sub> | 2.7 | | | | | $I_{OH} = -3 \text{ mA}$ | | V <sub>OL</sub> | Output LOW Voltage | 10% V <sub>CC</sub> | | | 0.5 | V | Min | I <sub>OL</sub> = 24 mA | | I <sub>IH</sub> | Input HIGH | | | | 5.0 | μА | Max | V <sub>IN</sub> = 2.7V | | | Current | | | | 5.0 | μΑ | IVIAX | v <sub>IN</sub> = 2.7 v | | I <sub>BVI</sub> | Input HIGH Current | | | | 7.0 | μА | Max | V <sub>IN</sub> = 7.0V | | | Breakdown Test | | | | 7.0 | μΑ | IVIAX | $v_{IN} = 7.0v$ | | I <sub>CEX</sub> | Output HIGH | | | | 50 | ^ | Max | W W | | | Leakage Current | | | | 30 | μА | IVIAX | $V_{OUT} = V_{CC}$ | | V <sub>ID</sub> | Input Leakage | | 4.75 | | | V | 0.0 | $I_{ID} = 1.9 \mu A$ | | | Test | | 4.73 | | | V | 0.0 | All Other Pins Grounded | | I <sub>OD</sub> | Output Leakage | | | | 3.75 | μА | 0.0 | V <sub>IOD</sub> = 150 mV | | | Circuit Current | | | | 3.73 | μΛ | 0.0 | All Other Pins Grounded | | I <sub>IL</sub> | Input LOW Current | | | | -0.6 | mA | Max | V <sub>IN</sub> = 0.5V | | I <sub>OZH</sub> | Output Leakage Current | | | | 50 | μΑ | Max | V <sub>OUT</sub> = 2.7V | | I <sub>OZL</sub> | Output Leakage Current | | | | -50 | μΑ | Max | V <sub>OUT</sub> = 0.5V | | los | Output Short-Circuit Current | | -60 | | -150 | mA | Max | V <sub>OUT</sub> = 0V | | I <sub>ZZ</sub> | Bus Drainage Test | | | | 500 | μΑ | 0.0V | V <sub>OUT</sub> = 5.25V | | I <sub>CCZ</sub> | Power Supply Current | | | 55 | 86 | mA | Max | V <sub>O</sub> = HIGH Z | # **AC Electrical Characteristics** | Symbol | Parameter | $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ | | | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ | | $T_A = 0$ °C to +70°C<br>$V_{CC} = +5.0V$<br>$C_L = 50$ pF | | Units | |------------------|-------------------------|-----------------------------------------------------------------|-----|------|---------------------------------------------------------------------------------------|------|------------------------------------------------------------|------|-------| | | | Min | Тур | Max | Min | Max | Min | Max | | | f <sub>MAX</sub> | Maximum Clock Frequency | 100 | 140 | | 60 | | 70 | | MHz | | t <sub>PLH</sub> | Propagation Delay | 4.0 | 6.5 | 8.5 | 4.0 | 10.5 | 4.0 | 10.0 | no | | t <sub>PHL</sub> | CP to O <sub>n</sub> | 4.0 | 6.5 | 8.5 | 4.0 | 11.0 | 4.0 | 10.0 | ns | | t <sub>PZH</sub> | Output Enable Time | 2.0 | 9.0 | 11.5 | 2.0 | 14.0 | 2.0 | 12.5 | | | t <sub>PZL</sub> | | 2.0 | 5.8 | 7.5 | 2.0 | 10.0 | 2.0 | 8.5 | 20 | | t <sub>PHZ</sub> | Output Disable Time | 2.0 | 5.3 | 7.0 | 2.0 | 8.0 | 2.0 | 8.0 | ns | | $t_{PLZ}$ | | 1.5 | 4.3 | 5.5 | 1.5 | 7.5 | 1.5 | 6.5 | | # **AC Operating Requirements** | Symbol | Parameter | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ | | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = +5.0V$ | | $T_A = 0$ °C to +70°C<br>$V_{CC} = +5.0V$ | | Units | |--------------------|-------------------------|---------------------------------------|-----|-----------------------------------------------------------------|-----|-------------------------------------------|-----|-------| | | | Min | Max | Min | Max | Min | Max | | | t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 2.0 | | 2.5 | | 2.0 | | | | t <sub>S</sub> (L) | D <sub>n</sub> to CP | 2.0 | | 2.0 | | 2.0 | | 20 | | t <sub>H</sub> (H) | Hold Time, HIGH or LOW | 2.0 | | 2.0 | | 2.0 | | ns | | t <sub>H</sub> (L) | D <sub>n</sub> to CP | 2.0 | | 2.5 | | 2.0 | | | | t <sub>W</sub> (H) | CP Pulse Width | 7.0 | | 7.0 | | 7.0 | | no | | $t_W(L)$ | HIGH or LOW | 6.0 | | 6.0 | | 6.0 | | ns | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Package Number M20B 20-Lead Shrink Small Outline Package (SSOP), EIAJ TYPE II, 5.3mm Wide Package Number MSA20 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com