October 1986 Revised February 2000 # DM74ALS576A Octal D-Type Edge-Triggered Flip-Flop with 3-STATE Outputs # **General Description** These 8-bit registers feature totem-pole 3-STATE outputs designed specifically for driving highly-capacitive or relatively low-impedance loads. The high-impedance state and increased high-logic-level drive provide these registers with the capability of being connected directly to and driving the bus lines in a bus-organized system without need for interface or pull-up components. They are particularly attractive for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight flip-flops of the DM74ALS576A are edge-triggered inverting $\underline{D}$ -type flip-flops. On the positive transition of the clock, the $\overline{Q}$ outputs will be set to the complement of the logic states that were set up at the D inputs. A buffered output control input can be used to place the eight outputs in either a normal logic state (HIGH or LOW logic levels) or a high-impedance state. In the high-impedance state the outputs neither load nor drive the bus lines significantly. The output control does not affect the internal operation of the flip-flops. That is, the old data can be retained or new data can be entered even while the outputs are OFF. ## **Features** - Switching specifications at 50 pF - $\blacksquare$ Switching specifications guaranteed over full temperature and $V_{CC}$ range - Advanced oxide-isolated, ion-implanted Schottky TTL process - 3-STATE buffer-type outputs drive bus lines directly # **Ordering Code:** | Order Number | Package Number | Package Description | |---------------|----------------|---------------------------------------------------------------------------| | DM74ALS576AWM | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | DM74ALS576AN | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### **Connection Diagram** # **Function Table** | Output<br>Control | Clock | D | Output<br>Q | |-------------------|----------|---|------------------| | L | 1 | Н | L | | L | <b>↑</b> | L | Н | | L | L | X | $\overline{Q}_0$ | | Н | Х | Χ | Z | - $L = LOW \ State \\ H = HIGH \ State \\ X = Don't \ Care \\ \uparrow = Positive \ Edge \ Transition \\ Z = High \ Impedance \ State \\ \overline{Q}_0 = Previous \ Condition \ of \ \overline{Q}$ # **Logic Diagram** # **Absolute Maximum Ratings**(Note 1) Supply Voltage 7V Input Voltage 7V Voltage Applied to Disabled Output 5.5V Operating Free Air Temperature Range $0^{\circ}\text{C to } +70^{\circ}\text{C}$ Storage Temperature Range -65°C to +150°C Typical $\theta_{JA}$ N Package 56.0°C/W M Package 75.0°C/W Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. # **Recommended Operating Conditions** | Symbol | Parameter | | Min | Nom | Max | Units | |--------------------|--------------------------------|------|------|-----|------|-------| | V <sub>CC</sub> | Supply Voltage | | 4.5 | 5 | 5.5 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | | 2 | | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | | 0.8 | V | | | Гон | HIGH Level Output Current | | | | -2.6 | mA | | I <sub>OL</sub> | LOW Level Output Current | | | | 24 | mA | | f <sub>CLOCK</sub> | Clock Frequency | | 0 | | 30 | MHz | | t <sub>W</sub> | Width of Clock Pulse | HIGH | 16.5 | | | ns | | | | LOW | 16.5 | | | ns | | t <sub>SU</sub> | Data Setup Time (Note 2) | | 15↑ | | | ns | | t <sub>H</sub> | Data Hold Time (Note 2) | | 0↑ | | | ns | | T <sub>A</sub> | Free Air Operating Temperature | | 0 | | 70 | °C | Note 2: The (1) arrow indicates the positive edge of the Clock is used for reference. #### **Electrical Characteristics** over recommended operating free air temperature range. All typical values are measured at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . | Symbol | Parameter | Conditions | | Min | Тур | Max | Units | |------------------|--------------------------------------------------------|------------------------------------------------|-------------------------|---------------------|------|------|-------| | V <sub>IK</sub> | Input Clamp Voltage | $V_{CC} = 4.5V$ , $I_I = -18 \text{ mA}$ | | | -1.2 | V | | | V <sub>OH</sub> | HIGH Level<br>Output Voltage | $V_{CC} = 4.5V$ $V_{IL} = V_{IL} Max$ | I <sub>OH</sub> = Max | 2.4 | 3.2 | | V | | | | $V_{CC} = 4.5V \text{ to } 5.5V$ | $I_{OH} = -400 \mu A$ | V <sub>CC</sub> – 2 | | | V | | V <sub>OL</sub> | LOW Level<br>Output Voltage | $V_{CC} = 4.5V$ $V_{IH} = 2V$ | I <sub>OL</sub> = 24 mA | | 0.35 | 0.5 | V | | I <sub>I</sub> | Input Current @ Maximum Input Voltage | V <sub>CC</sub> = 5.5V, V <sub>IH</sub> = 7V | | | | 0.1 | mA | | I <sub>IH</sub> | HIGH Level Input Current | $V_{CC} = 5.5V, V_{IH} = 2.7V$ | | | | 20 | μΑ | | I <sub>IL</sub> | LOW Level Input Current | $V_{CC} = 5.5V, V_{IL} = 0.4V$ | | | | -0.2 | mA | | Io | Output Drive Current | $V_{CC} = 5.5V, V_{O} = 2.25V$ | | -30 | | -112 | mA | | I <sub>OZH</sub> | OFF-State Output Current<br>HIGH Level Voltage Applied | $V_{CC} = 5.5V, V_{IH} = 2V$<br>$V_{O} = 2.7V$ | | | | 20 | μА | | I <sub>OZL</sub> | OFF-State Output Current<br>LOW Level Voltage Applied | $V_{CC} = 5.5V, V_{IH} = 2V$<br>$V_{O} = 0.4V$ | | | | -20 | μА | | I <sub>CC</sub> | Supply Current | V <sub>CC</sub> = 5.5V | Outputs HIGH | | 10 | 18 | mA | | | | Outputs OPEN | Outputs LOW | | 15 | 24 | mA | | | | | Outputs Disabled | | 16 | 30 | mA | #### **Switching Characteristics** over recommended operating free air temperature range Symbol Conditions Parameter From То Min Max Units $V_{CC} = 4.5V \text{ to } 5.5V$ Maximum Clock Frequency 30 MHz Propagation Delay Time $R_L = 500\Omega$ Any Q Clock ns LOW-to-HIGH Level Output $C_L = 50 pF$ Propagation Delay Time $t_{\mathsf{PHL}}$ Any Q Clock ns HIGH-to-LOW Level Output Output Enable Time Output $t_{PZH}$ Any $\overline{\overline{Q}}$ 18 ns to HIGH Level Output Control $t_{PZL}$ Output Enable Time Output Any Q 4 18 to LOW Level Output Control $t_{PHZ}$ Output Disable Time Output Any Q 2 10 from HIGH Level Output Control $t_{PLZ}$ Output Disable Time Output Any Q 15 from LOW Level Output Control 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Package Number M20B 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com