March 1993 Revised November 1999 ## **74ACTQ74** # **Quiet Series Dual D-Type Positive Edge-Triggered Flip-Flop** #### **General Description** The 74ACTQ74 is a dual D-type flip-flop with Asynchronous Clear and Set inputs and complementary $(Q,\overline{Q})$ outputs. Information at the input is transferred to the outputs on the positive edge of the clock pulse. Clock triggering occurs at a voltage level of the clock pulse and is not directly related to the transition time of the positive-going pulse. After the Clock Pulse input threshold voltage has been passed, the Data input is locked out and information present will not be transferred to the outputs until the next rising edge of the Clock Pulse input. The ACTQ74 utilizes Fairchild Quiet Series technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series™ features GTO™ output control and undershoot corrector in addition to a split ground bus for superior performance. Asynchronous Inputs: LOW input to $\overline{S}_D$ (Set) sets Q to HIGH level LOW input to $\overline{C}_D$ (Clear) sets Q to LOW level Clear and Set are independent of clock Simultaneous LOW on $\overline{C}_D$ and $\overline{S}_D$ makes both Q and $\overline{Q}$ HIGH #### **Features** - I<sub>CC</sub> reduced by 50% - Guaranteed simultaneous switching noise level and dynamic threshold performance - Guaranteed pin-to-pin skew AC performance - Improved latch-up immunity - 4 kV minimum ESD immunity - TTL-compatible inputs #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | 74ACTQ74SC | | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow | | 74ACTQ74SJ | | 14-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74ACTQ74PC | | 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering form. #### **Connection Diagram** #### **Pin Descriptions** | Pin Names | Description | |--------------------------------------------|---------------------| | D <sub>1</sub> , D <sub>2</sub> | Data Inputs | | CP <sub>1</sub> , CP <sub>2</sub> | Clock Pulse Inputs | | $\overline{C}_{D1}, \overline{C}_{D2}$ | Direct Clear Inputs | | $\overline{S}_{D1}$ , $\overline{S}_{D2}$ | Direct Set Inputs | | $Q_1, \overline{Q}_1, Q_2, \overline{Q}_2$ | Outputs | FACT™, FACT Quiet Series™ and GTO™ are trademarks of Fairchild Semiconductor Corporation. ## **Truth Table** #### (Each Half) | | Inp | Outputs | | | | |--------------------|-----|---------|---|-------|------------------| | $\overline{s}_{D}$ | CD | CP D | | Q | Ια | | L | Н | Х | Х | Н | L | | Н | L | X | X | L | Н | | L | L | X | X | Н | Н | | Н | Н | ~ | Н | Н | L | | Н | Н | ~ | L | L | Н | | Н | Н | L | Х | $Q_0$ | $\overline{Q}_0$ | $\begin{array}{l} \text{H} = \text{HIGH Voltage Level} \\ \text{L} = \text{LOW Voltage Level} \\ \text{X} = \text{Immaterial} \\ \text{$\checkmark$} = \text{LOW-to-HIGH Clock Transition} \\ \text{$Q_0[\overline{Q}_0]$} = \text{Previous $Q(\overline{Q})$ before LOW-to-HIGH Transition of Clock} \end{array}$ ## **Logic Symbols** #### IEEE/IEC ## **Block Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. #### **Absolute Maximum Ratings**(Note 1) Supply Voltage ( $V_{CC}$ ) -0.5 V to +7.0 V DC Input Diode Current (I<sub>IK</sub>) $\begin{array}{c} \text{V}_{\text{I}} = -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{I}} = \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Input Voltage (V}_{\text{I}}) & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{array}$ DC Output Diode Current (I<sub>OK</sub>) $V_{\rm O} = V_{\rm CC} + 0.5 \mbox{V}$ +20 mA DC Output Voltage (Vo) -0.5V to $V_{\rm CC} + 0.5 \mbox{V}$ DC Output Source or Sink Current ( $I_O$ ) $\pm$ 50 mA ${\rm DC}\ {\rm V_{CC}}\ {\rm or}\ {\rm Ground}\ {\rm Current}$ per Output Pin ( $I_{CC}$ or $I_{GND}$ ) $\pm$ 50 mA Storage Temperature ( $T_{STG}$ ) $-65^{\circ}$ C to +150 $^{\circ}$ C DC Latch-Up Source or Sink Current $\pm 300 \text{ mA}$ does no cations. Junction Temperature (T<sub>J</sub>) PDIP 140°C ## Recommended Operating Conditions $\begin{array}{lll} \text{Supply Voltage (V}_{\text{CC}}) & 4.5 \text{V to } 5.5 \text{V} \\ \text{Input Voltage (V}_{\text{I}}) & 0 \text{V to V}_{\text{CC}} \\ \text{Output Voltage (V}_{\text{O}}) & 0 \text{V to V}_{\text{CC}} \end{array}$ Operating Temperature (T<sub>A</sub>) $$-40^{\circ}\text{C}$$ to +85°C Minimum Input Edge Rate $\Delta V/\Delta t$ V<sub>IN</sub> from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V 125 mV/ns ± 50 mA ± 50 mA -65°C to +150°C + 300 mA Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications. #### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | T <sub>A</sub> = +25°C | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions | | |------------------|------------------------------------------|-----------------|------------------------|-------|-----------------------------------------------|-------|-----------------------------------------------------------------|--| | Symbol | Farameter | (V) | Тур | Gu | aranteed Limits | Units | Conditions | | | V <sub>IH</sub> | Minimum HIGH Level | 4.5 | 1.5 | 2.0 | 2.0 | V | $V_{OUT} = 0.1V$ | | | | Input Voltage | 5.5 | 1.5 | 2.0 | 2.0 | v | or V <sub>CC</sub> – 0.1V | | | V <sub>IL</sub> | Maximum LOW Level | 4.5 | 1.5 | 0.8 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 1.5 | 8.0 | 0.8 | v | or V <sub>CC</sub> - 0.1V | | | V <sub>OH</sub> | Minimum HIGH Level | 4.5 | 4.49 | 4.4 | 4.4 | V | I <sub>OLIT</sub> = -50 μA | | | | Output Voltage | 5.5 | 5.49 | 5.4 | 5.4 | v | 1 <sub>OUT</sub> = -30 μA | | | | | 4.5 | | 3.86 | 3.76 | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 5.5 | | 4.86 | 4.76 | V | $I_{OH} = -24 \text{ mA}$<br>$I_{OH} = -24 \text{ mA (Note 2)}$ | | | V <sub>OL</sub> | Maximum LOW Level | 4.5 | 0.001 | 0.1 | 0.1 | V | Ι <sub>ΟΙΙΤ</sub> = 50 μΑ | | | | Output Voltage | 5.5 | 0.001 | 0.1 | 0.1 | v | 1007 = 30 μΑ | | | | | 4.5 | | 0.36 | 0.44 | | $V_{IN} = V_{IL} \text{ or } V_{IH}$ | | | | | 5.5 | | 0.36 | 0.44 | V | I <sub>OL</sub> = 24 mA<br>I <sub>OL</sub> = 24 mA (Note 2) | | | I <sub>IN</sub> | Maximum Input Leakage Current | 5.5 | | ± 0.1 | ± 1.0 | μΑ | $V_I = V_{CC}$ , GND | | | loz | Maximum 3-STATE | 5.5 | | ± 0.5 | ± 5.0 | μА | $V_I = V_{IL}, V_{IH}$ | | | | Leakage Current | 5.5 | | ± 0.5 | ± 3.0 | μΛ | $V_O = V_{CC}$ , GND | | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | 0.6 | | 1.5 | mA | $V_I = V_{CC} - 2.1V$ | | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | | | 75 | mA | V <sub>OLD</sub> = 1.65V Max | | | I <sub>OHD</sub> | Output Current (Note 2) | 5.5 | | | -75 | mA | V <sub>OHD</sub> = 3.85V Min | | | I <sub>CC</sub> | Maximum Quiescent Supply Current | 5.5 | | 2.0 | 20.0 | μΑ | $V_{IN} = V_{CC}$ or GND | | | V <sub>OLP</sub> | Quiet Output Maximum | 5.0 | 1.1 | 1.5 | | V | Figure 1, Figure 2 | | | | Dynamic V <sub>OL</sub> | 3.0 | | | | v | (Note 4)(Note 5) | | | V <sub>OLV</sub> | Quiet Output Minimum | 5.0 | -0.6 | -1.2 | | V | Figure 1, Figure 2 | | | | Dynamic V <sub>OL</sub> | 5.0 | | -1.2 | | ٧ | (Note 4)(Note 5) | | | $V_{IHD}$ | Minimum HIGH Level Dynamic Input Voltage | 5.0 | 1.9 | 2.2 | | V | (Note 4)(Note 6) | | | V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage | 5.0 | 1.2 | 0.8 | | V | (Note 4)(Note 6) | | Note 2: All outputs loaded; thresholds on input associated with output under test. Note 3: Maximum test duration 2.0 ms, one output loaded at a time. Note 4: PDIP package. Note 5: Max number of outputs defined as (n). Data inputs are driven 0V to 3V. One output @ GND. Note 6: Max number of data inputs (n) switching. (n-1) inputs switching 0V to 3V. Input-under-test switching: 3V to threshold $(V_{ILD})$ , 0V to threshold $(V_{IHD})$ , f = 1 MHz. ## **AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub><br>(V) | | $T_A = +25$ °C<br>$C_L = 50 pF$ | | | C to +85°C<br>50 pF | Units | |-------------------|-------------------------------------------------------------------------|------------------------|-----|---------------------------------|-----|-----|---------------------|-------| | | | (Note 7) | Min | Тур | Max | Min | Max | | | f <sub>MAX</sub> | Maximum Clock Frequency | 5.0 | 145 | 200 | | 125 | | MHz | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 3.0 | 7.0 | 8.5 | 3.0 | 9.0 | ns | | t <sub>PHL</sub> | $\overline{C}_{Dn}$ or $\overline{S}_{Dn}$ to $Q_n$ or $\overline{Q}_n$ | 3.0 | 5.0 | 7.0 | 0.5 | 5.0 | 3.0 | 113 | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 3.0 | 6.5 | 8.0 | 3.0 | 8.6 | ns | | t <sub>PHL</sub> | $CP_n$ to $Q_n$ or $\overline{Q}_n$ | 5.0 | 3.0 | 0.5 | 6.0 | 3.0 | 0.0 | 115 | | t <sub>OSLH</sub> | Output to Output | 5.0 | | 0.5 | 1.0 | | 1.0 | ns | | toshl | Skew (Note 8) | 3.0 | | 0.5 | 1.0 | | 1.0 | 115 | Note 7: Voltage Range 5.0 is $5.0V \pm 0.5V$ . Note 8: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. ## **AC Operating Requirements** | Symbol | Parameter | V <sub>CC</sub><br>(V) | 1 | +25°C<br>50 pF | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ | Units | |------------------|----------------------------------------------------------------|------------------------|------|--------------------|---------------------------------------------------------------------------|-------| | | | (Note 9) | Тур | Guaranteed Minimum | | | | t <sub>S</sub> | Setup Time, HIGH or LOW D <sub>n</sub> to CP <sub>n</sub> | 5.0 | 1.0 | 3.0 | 3.0 | ns | | t <sub>H</sub> | Hold Time, HIGH or LOW D <sub>n</sub> to CP <sub>n</sub> | 5.0 | -0.5 | 1.5 | 1.5 | ns | | t <sub>W</sub> | $CP_n$ or $\overline{C}_Dn$ or $\overline{S}_Dn$ Pulse Width | 5.0 | 3.0 | 4.0 | 4.0 | ns | | t <sub>REC</sub> | Recovery Time $\overline{C}_{Dn}$ or $\overline{S}_{Dn}$ to CP | 5.0 | -2.5 | 1.5 | 1.5 | ns | Note 9: Voltage Range 5.0 is 5.0V ± 0.5V ## Capacitance | Symbol | Parameter | Тур | Units | Conditions | |-----------------|-------------------------------|------|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = OPEN | | C <sub>PD</sub> | Power Dissipation Capacitance | 60.0 | pF | $V_{CC} = 5.0V$ | #### **FACT Noise Characteristics** The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT. #### Equipment: Hewlett Packard Model 8180A Word Generator PC-163A Test Fixture Tektronics Model 7854 Oscilloscope #### Procedure: - 1. Verify Test Fixture Loading: Standard Load 50 pF, $500\Omega.$ - Deskew the HFS generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. It is important to deskew the HFS generator channels before testing. This will ensure that the outputs switch simultaneously. - Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage. - Set the HFS generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and effect the results of the measurement. V<sub>OHV</sub> and V<sub>OLP</sub> are measured with respect to ground reference. Input pulses have the following characteristics: f = 1 MHz, $t_r = 3 \text{ ns}$ , #### FIGURE 1. Quiet Output Noise Voltage Waveforms Set the HFS generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with an oscilloscope. #### V<sub>OLP</sub>/V<sub>OLV</sub> and V<sub>OHP</sub>/V <sub>OHV</sub>: - Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a 50Ω coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - Measure V<sub>OLP</sub> and V<sub>OLV</sub> on the quiet output during the worst case transition for active and enable. Measure V<sub>OHP</sub> and V<sub>OHV</sub> on the quiet output during the worst case transition for active and enable. - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. #### V<sub>ILD</sub> and V<sub>IHD</sub>: - Monitor one of the switching outputs using a $50\Omega$ coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - First increase the input LOW voltage level, V<sub>IL</sub>, until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>ILD</sub>. - Next decrease the input HIGH voltage level, V<sub>IH</sub>, until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input HIGH voltage level at which oscillation occurs is defined as V<sub>IHD</sub>. - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. FIGURE 2. Simultaneous Switching Test Circuit ## Physical Dimensions inches (millimeters) unless otherwise noted $\frac{0.335 - 0.344}{(8.509 - 8.738)}$ LEAD NO. 1 IDENT 0.010 MAX (0.254) $\frac{0.150 - 0.157}{(3.810 - 3.988)}$ $\frac{0.053 - 0.069}{(1.346 - 1.753)}$ $\frac{0.010 - 0.020}{(0.254 - 0.508)}$ 8° MAX TYP ALL LEADS $\frac{0.004 - 0.010}{(0.102 - 0.254)}$ SEATING PLANE 0.014 0.008 - 0.010 (0.203 - 0.254) TYP ALL LEADS 0.050 (1.270) TYP $\frac{0.014 - 0.020}{(0.356 - 0.508)} \text{ TYP}$ 0.016 - 0.050 (0.406 - 1.270) TYP ALL LEADS 0.004 (0.102) ALL LEAD TIPS 0.008 (0.203) TYP 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150 Narrow Package Number M14A M14A (REV h) #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N14A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com