April 1988 Revised October 2000 ## 74F574 # Octal D-Type Flip-Flop with 3-STATE Outputs #### **General Description** The 74F574 is a high-speed, low power octal flip-flop with a buffered common Clock (CP) and a buffered common Output Enable ( $\overline{\text{OE}}$ ). The information presented to the D inputs is stored in the flip-flops on the LOW-to-HIGH Clock (CP) transition. This device is functionally identical to the 74F374 except for the pinouts. #### **Features** - Inputs and outputs on opposite sides of package allowing easy interface with microprocessors - Useful as input or output port for microprocessors - Functionally identical to 74F374 - 3-STATE outputs for bus-oriented applications #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|---------------------------------------------------------------------------| | 74F574SC | M20B | 20-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74F574SJ | M20D | 20-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74F574PC | N20A | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Logic Symbols** #### **Connection Diagram** ## **Unit Loading/Fan Out** | Pin Names | Description | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | |--------------------------------|------------------------------------------|---------------|-----------------------------------------|--| | | Description | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | D <sub>0</sub> -D <sub>7</sub> | Data Inputs | 1.0/1.0 | 20 μA/–0.6 mA | | | CP | Clock Pulse Input (Active LOW) | 1.0/1.0 | 20 μA/-0.6 mA | | | OE | 3-STATE Output Enable Input (Active LOW) | 1.0/1.0 | 20 μA/–0.6 mA | | | O <sub>0</sub> -O <sub>7</sub> | 3-STATE Outputs | 150/40 (33.3) | -3 mA/24 mA (20 mA) | | #### **Functional Description** The 74F574 consists of eight edge-triggered flip-flops with individual D-type inputs and 3-STATE true outputs. The buffered clock and buffered Output Enable are common to all flip-flops. The eight flip-flops will store the state of their individual D inputs that meet the setup and hold times requirements on the LOW-to-HIGH Clock (CP) transition. With the Output Enable (OE) LOW, the contents of the eight flip-flops are available at the outputs. When $\overline{\text{OE}}$ is HIGH, the outputs go to the high impedance state. Operation of the $\overline{\text{OE}}$ input does not affect the state of the flip- #### **Function Table** | Inputs | | Internal Outputs | | | Function | | | | |--------|----|------------------|----|----|-------------------|--|--|--| | OE | СР | D | Q | 0 | Function | | | | | Н | Н | L | NC | Z | Hold | | | | | Н | Н | Н | NC | Z | Hold | | | | | Н | ~ | L | L | Z | Load | | | | | Н | _ | Н | Н | Z | Load | | | | | L | _ | L | L | L | Data Available | | | | | L | ~ | Н | Н | Н | Data Available | | | | | L | Н | L | NC | NC | No Change in Data | | | | | L | Н | Н | NC | NC | No Change in Data | | | | - H = HIGH Voltage Level - L = LOW Voltage Level - X = Immaterial Z = High Impedance ✓ = LOW-to-HIGH Transition NC = No Change ## **Logic Diagram** ## **Absolute Maximum Ratings**(Note 1) Storage Temperature -65°C to +150°C Ambient Temperature under Bias -55°C to +125°C Junction Temperature under Bias -55°C to +150°C V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0V Input Current (Note 2) -30 mA to +5.0 mA Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) Standard Output -0.5V to $V_{CC}$ 3-STATE Output -0.5V to +5.5V Current Applied to Output in LOW State (Max) twice the rated I<sub>OL</sub> (mA) ### **Recommended Operating Conditions** Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter | | Min | Тур | Max | Units | v <sub>cc</sub> | Conditions | | |------------------|------------------------------|---------------------|------|-----|------|-------|-----------------|-----------------------------|--| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | Recognized as a HIGH Signal | | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | Recognized as a LOW Signal | | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | | V <sub>OH</sub> | Output HIGH | 10% V <sub>CC</sub> | 2.5 | | | | | I <sub>OH</sub> = -1 mA | | | | Voltage | 10% V <sub>CC</sub> | 2.4 | | | V | Min | $I_{OH} = -3 \text{ mA}$ | | | | | $5\% V_{CC}$ | 2.7 | | | V | IVIIII | $I_{OH} = -1 \text{ mA}$ | | | | | 5% V <sub>CC</sub> | 2.7 | | | | | $I_{OH} = -3 \text{ mA}$ | | | V <sub>OL</sub> | Output LOW | 10% V <sub>CC</sub> | | | 0.5 | V | Min | 1 24 4 | | | | Voltage | | | | 0.5 | V | Min | I <sub>OL</sub> = 24 mA | | | I <sub>IH</sub> | Input HIGH | | | | 5.0 | ^ | Max | V 2.7V | | | | Current | | | | 5.0 | μΑ | IVIAX | V <sub>IN</sub> = 2.7V | | | I <sub>BVI</sub> | Input HIGH Current | | | | 7.0 | ^ | Max | V 7.0V | | | | Breakdown Test | | | | 7.0 | μΑ | IVIAX | V <sub>IN</sub> = 7.0V | | | I <sub>CEX</sub> | Output HIGH | | | | 50 | ^ | Max | | | | | Leakage Current | | | | 50 | μА | IVIAX | $V_{OUT} = V_{CC}$ | | | V <sub>ID</sub> | Input Leakage | | 4.75 | | | V | 0.0 | $I_{ID} = 1.9 \mu A$ | | | | Test | | 4.75 | | | V | 0.0 | All Other Pins Grounded | | | I <sub>OD</sub> | Output Leakage | | | | 3.75 | μА | 0.0 | V <sub>IOD</sub> = 150 mV | | | | Circuit Current | | | | 3.73 | μΑ | 0.0 | All Other Pins Grounded | | | I <sub>IL</sub> | Input LOW Current | | | | -0.6 | mA | Max | $V_{IN} = 0.5V$ | | | I <sub>OZH</sub> | Output Leakage Current | | | | 50 | μΑ | Max | V <sub>OUT</sub> = 2.7V | | | I <sub>OZL</sub> | Output Leakage Current | | | | -50 | μΑ | Max | V <sub>OUT</sub> = 0.5V | | | Ios | Output Short-Circuit Current | | -60 | | -150 | mA | Max | V <sub>OUT</sub> = 0V | | | I <sub>ZZ</sub> | Bus Drainage Test | | | | 500 | μΑ | 0.0V | V <sub>OUT</sub> = 5.25V | | | I <sub>CCZ</sub> | Power Supply Current | | | 55 | 86 | mA | Max | V <sub>O</sub> = HIGH Z | | # **AC Electrical Characteristics** | Symbol | Parameter | $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ | | | $T_A = -55^{\circ}\text{C to} + 125^{\circ}\text{C}$ $V_{CC} = +5.0\text{V}$ $C_L = 50 \text{ pF}$ | | $T_A = 0$ °C to +70°C<br>$V_{CC} = +5.0V$<br>$C_L = 50$ pF | | Units | |------------------|-------------------------|-----------------------------------------------------------------|-----|-----|----------------------------------------------------------------------------------------------------|------|------------------------------------------------------------|------|-------| | | | Min | Тур | Max | Min | Max | Min | Max | | | f <sub>MAX</sub> | Maximum Clock Frequency | 100 | | | 60 | | 70 | | MHz | | t <sub>PLH</sub> | Propagation Delay | 2.5 | 5.3 | 8.5 | 2.5 | 9.5 | 2.5 | 8.5 | ns | | t <sub>PHL</sub> | CP to O <sub>n</sub> | 2.5 | 5.3 | 8.5 | 2.5 | 9.5 | 2.5 | 8.5 | 115 | | t <sub>PZH</sub> | Output Enable Time | 3.0 | 5.5 | 9.0 | 2.5 | 10.5 | 2.5 | 10.0 | | | t <sub>PZL</sub> | | 3.0 | 6.0 | 9.0 | 2.5 | 10.5 | 2.5 | 10.0 | 20 | | t <sub>PHZ</sub> | Output Disable Time | 1.5 | 3.3 | 5.5 | 1.5 | 7.0 | 1.5 | 6.5 | ns | | t <sub>PLZ</sub> | | 1.5 | 2.8 | 5.5 | 1.5 | 7.0 | 1.5 | 6.5 | | # **AC Operating Requirements** | Symbol | Parameter | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ | | $T_A = -55^{\circ}C \text{ to } +125^{\circ}C$ $V_{CC} = +5.0V$ | | $T_A = 0$ °C to +70°C<br>$V_{CC} = +5.0V$ | | Units | |--------------------|--------------------------|---------------------------------------|-----|-----------------------------------------------------------------|-----|-------------------------------------------|-----|-------| | | | Min | Max | Min | Max | Min | Max | | | t <sub>S</sub> (H) | Set-up Time, HIGH or LOW | 2.5 | | 3.0 | | 2.5 | | | | t <sub>S</sub> (L) | D <sub>n</sub> to CP | 2.0 | | 2.5 | | 2.0 | | 20 | | t <sub>H</sub> (H) | Hold Time, HIGH or LOW | 2.0 | | 2.0 | | 2.0 | | ns | | t <sub>H</sub> (L) | D <sub>n</sub> to CP | 2.0 | | 2.0 | | 2.0 | | | | t <sub>W</sub> (H) | CP Pulse Width | 5.0 | | 5.0 | | 5.0 | | 20 | | t <sub>W</sub> (L) | HIGH or LOW | 5.0 | | 5.0 | | 5.0 | | ns | 20-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N20A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com